Skip Navigation
Granthaalayah: Open Access Research Database
A Knowledge Repository
By Granthaalayah Publications and Printers
Home Browse Resources Get Recommendations Forums About Help Advanced Search

VERIFICATION OF CARRY LOOK AHEAD ADDER USING CONSTRAINED RANDOMIZED LAYERED TEST BENCH

In processors and in digital circuit designs, adder is an important component. As a result, adder is the main area of research in VLSI system design for improving the performance of a digital system. The performance depends on power consumption and delay. Adders are not only used for arithmetic operations, but also for calculating addresses and indices. In digital design we have half adder and full adder, by using these adders we can implement ripple carry adder (RCA). RCA is used to perform any number of additions. In this RCA is serial adder and it has propagation delay problem. With increase in hard & fast circuits, delay also increases simultaneously. That’s the reason these Carry look ahead adders (CLA) are used. The carry look ahead adder speeds up the addition by reducing the amount of time required to determine carry bits. It uses two blocks, carry generator (Gi) and carry propagator (Pi) which finds the carry bit in advance for each bit position from the nearest LSB, if the carry is 1 then that position is going to propagate a carry to next adder.
?  Cumulative Rating: (not yet rated)
Creator
Publisher
Classification
Date Issued 2019-06-30
Resource Type
Format
Language
Date Of Record Creation 2021-03-31 03:34:14
Date Of Record Release 2021-03-31 03:34:14
Date Last Modified 2021-03-31 04:07:56

Resource Comments

(no comments available yet for this resource)